

Data are inputted to a particular bit in the latch when that bit is addressed (by means of inputs A0, A1, A2) and when WRITE DISABLE is at a low level. When WRITE DISABLE is high, data entry is inhibited; however, all 8 outputs can be continuously read independent of WRITE DISABLE and address inputs.

A master RESET input is available, which resets all bits to a logic "0" level when RESET and WRITE DISABLE are at a high level. When RESET is at a high level, and WRITE DISABLE is at a low level, the latch acts as a 1-of-8 demultiplexer; the bit that is addressed has an active output which follows: the data input, while all unaddressed bits are held to a logic "0" level.

The CD4724B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

- Active parallel output
- Master clear
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V (full package-temperature range), 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range) = 1 V at VDD = 5 V, 2 V at VDD = 10 V, 2.5 V at VDD = 15 V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"



CD4724B Types

#### Applications:

- Multi-line decoders
- A/D converters

#### MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) ......-0.5V to +20V IMPUT VOLTAGE RANGE, ALL INPUTS ......-0.5V to VDD +0.5V DC INPUT SURRENT, ANY ONE INPUT ...... ±10mA POWER DISSIPATION PER PACKAGE (PD): For TA = +100°C to ±125°C ..... Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR TA-FULL PACKAGE-TEMPERATURE RANGE (All Package Types)............ 100mW OPERATING-TEMPERATURE RANGE (TA) ......55°C to +125°C STORAGE TEMPERATURE RANGE (Tstg) .....-65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING):



Fig. 1— Logic diagram of CD47248 and detail of 1 of 8 latches.



TERMINAL ASSIGNMENT



Fig. 2- Typical output low (sink) current characteristics.

RECOMMENDED OPERATING CONDITIONS at  $T_A \approx 25^\circ$  C (Unless otherwise specified) For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

| CHARACTERISTIC                                                                   | SEE      | V <sub>DD</sub> | LIM  | UNITS |       |  |
|----------------------------------------------------------------------------------|----------|-----------------|------|-------|-------|--|
|                                                                                  | FIG. 15* | (V)             | MIN. | MAX.  | OMIIS |  |
| Supply Voltage Range:<br>(At T <sub>A</sub> = Full Package<br>Temperature Range) |          |                 | 3    | 18    | ٧     |  |
| Pulse Width, tw                                                                  |          | 5               | 200  | -     |       |  |
| Data                                                                             | (4)      | 10              | 100  | _     |       |  |
|                                                                                  |          | 15              | 80   |       |       |  |
|                                                                                  |          | 5               | 400  | 1     | ns    |  |
| Address                                                                          | (8)      | 10              | 200  | 1     | HS    |  |
|                                                                                  |          | 15              | 125  |       |       |  |
|                                                                                  |          | 5               | 150  | -     |       |  |
| Reset                                                                            | (5)      | 10              | 75   |       |       |  |
|                                                                                  |          | 15              | 50   | _     |       |  |
| Setup Time, t <sub>S</sub>                                                       |          | 5               | 100  | _     |       |  |
| Data to WRITE DISABLE                                                            | (6)      | 10              | 50   | -     |       |  |
|                                                                                  |          | 15              | 35   | _     | ns    |  |
| Hold Time, t <sub>H</sub>                                                        |          | 5               | 150  | _     |       |  |
| Data to WRITE DISABLE                                                            | (7)      | 10              | 75   | _     | ns    |  |
|                                                                                  |          | 15              | 50   | _     |       |  |

| MODE SELECTION |                              |                                                              |                         |  |  |  |  |
|----------------|------------------------------|--------------------------------------------------------------|-------------------------|--|--|--|--|
| WD             | R                            | ADDRESSED<br>LATCH                                           | UNADDRESSED<br>LATCH    |  |  |  |  |
| 0              | 0                            | Follows Data                                                 | Holds Previous<br>State |  |  |  |  |
| 0              | 1                            | Follows Data<br>(Active High 8-<br>Channel<br>Demultiplexer) | Reset to "0"            |  |  |  |  |
| . 1            | 0                            | Holds Previous State                                         |                         |  |  |  |  |
| 1              | 1                            | Reset to "0"                                                 | Reset to "0"            |  |  |  |  |
| WD -           | WD = WRITE DISABLE R = RESET |                                                              |                         |  |  |  |  |



Fig. 3- Definition of WRITE DISABLE ON time.

\* Circled numbers refer to times indicated on master timing diagram.

Note: In addition to the above characteristics, a WRITE DISABLE ON time (the time that WRITE DISABLE is at a high level) must be observed during an address change for the total time that the external address lines A0, A1, and A2 are settling to a stable level, to prevent a wrong cell from being addressed.



Fig. 5- A/D converter



Fig. 4— Minimum output low (sink) current characteristics.



Fig.6 - Typical output high (source) current characteristics.

#### **STATIC ELECTRICAL CHARACTERISTICS**

| CHARACTER-                    | CONDITIONS |      |     | LIMITS AT INDICATED TEMPERATURES (°C) |       |       |       |                   |          |              | UNITS    |  |
|-------------------------------|------------|------|-----|---------------------------------------|-------|-------|-------|-------------------|----------|--------------|----------|--|
| ISTIC                         | ٧o         | VIN  | VDD | <del></del>                           |       |       |       |                   | DIVITS   |              |          |  |
|                               | (V).       | (V)  | (V) | -55                                   | -40   | +85   | +125  | Min.              | Тур.     | Max.         |          |  |
| Quiescent Device              |            | 0,5  | 5   | 5                                     | 5     | 150   | 150   |                   | 0.04     | 5            |          |  |
| Current,                      |            | 0,10 | 10  | 10                                    | 10    | 300   | 300   |                   | 0.04     | 10           | μΑ       |  |
| IDD Max.                      | _          | 0,15 | 15  | 20                                    | 20    | 600   | 600   | _                 | 0.04     | 20           | μ^       |  |
| -                             |            | 0,20 | 20  | 100                                   | 100   | 3000  | 3000  | -                 | 0.08     | 100          |          |  |
| Output Low                    | 0.4        | 0,5  | 5   | 0.64                                  | 0.61  | 0.42  | 0.36  | 0.51              | 1        | - 1          |          |  |
| (Sink) Current                | 0.5        | 0,10 | 10  | 1.6                                   | 1.5   | 1.1   | 0.9   | 1.3               | 2.6      | _            |          |  |
| IOL Min.                      | 1.5        | 0,15 | 15  | 4.2                                   | 4     | 2.8   | 2.4   | 34                | 6.8      | ı            |          |  |
| Output High                   | 4.6        | 0,5  | 5   | -0.64                                 | -0.61 | -0.42 | -0.36 | -0.51             | -1       |              | mA       |  |
| (Source)                      | 2.5        | 0,5  | 5   | -2                                    | -1.8  | -1.3  | -1.15 | -1.6              | -3.2     | - :          |          |  |
| Current,                      | 9.5        | 0,10 | 10  | -1.6                                  | -1.5  | -1.1  | -0.9  | -1.3              | -2.6     | _            |          |  |
| IOH Min.                      | 13.5       | 0,15 | 15  | -4.2                                  | -4    | -2.8  | -2.4  | -3.4              | -6.8     | -            |          |  |
| Output Voltage:<br>Low-Level, | _          | 0,5  | 5   |                                       | 0     | .05   |       | _                 | 0        | 0.05         | · ·      |  |
|                               | -          | 0,10 | 10  |                                       | 0     | .05   |       | _                 | 0        | 0.05         |          |  |
| VOL Max.                      | _          | 0,15 | 15  |                                       | 0     | .05   |       | _                 | 0        | 0.05         |          |  |
| Output Voltage:               | - ]        | 0,5  | 5   |                                       | 4     | .95   |       | 4.95              | 5        | _            |          |  |
| High-Level,                   | _          | 0,10 | 10  |                                       | 9     | .95   |       | 9.95              | 10       | -            |          |  |
| VOH Min.                      | -          | 0,15 | 15  |                                       | 14    | 1.95  |       | 14.95             | 15       | _            |          |  |
| Input Low                     | 0.5, 4.5   | _    | 5   |                                       | 1     | .5    |       |                   | <b>—</b> | 1.5          |          |  |
| Voltage,                      | 1, 9       | -    | 10  |                                       |       | 3     |       | _                 | T =      | 3            |          |  |
| VIL Max.                      | 1.5,13.5   | _    | 15  |                                       |       | 4     |       | -                 | -        | 4            | v        |  |
| Input High                    | 0.5, 4.5   | _    | 5   | 3.5                                   |       |       |       | 3.5               |          | _            | )        |  |
| Voltage,                      | 1, 9       | -    | 10  |                                       |       | 7     |       | 7                 |          | [ <u>-</u> ] |          |  |
| VIH Min.                      | 1.5,13.5   | -    | 15  |                                       |       | 11    |       | 11                | _        | -            | <u> </u> |  |
| Input Current<br>IIN Max.     | -          | 0,18 | 18  | ±0.1 ±0.1 ±1 ±1                       |       |       | _     | ±10 <sup>-5</sup> | ±0.1     | μA           |          |  |



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).



Fig.7 - Minimum output high (source) current characteristics.



Fig. 8 — Typical propagation delay time (data to On) vs. load capacitance.



Fig. 9 — Typical transition time vs. load capacitance.



Fig. 10 — Typical dynamic power dissipation vs. address cycle time.

# DYNAMIC ELECTRICAL CHARACTERISTICS at $T_A$ = 25° C, $C_L$ = 50 pF, Input $t_r$ , $t_f$ = 20 ns, $R_L$ = 200 $K\Omega$

|                                   | CONDI    | TIONS           |          | LIMITS |     |  |
|-----------------------------------|----------|-----------------|----------|--------|-----|--|
| CHARACTERISTIC                    | SEE      | V <sub>DD</sub> | ALL PACE | UNITS  |     |  |
|                                   | Fig. 15* | (V)             | TYP.     | MAX.   |     |  |
| Propagation Delay: tpLH.          |          | 5               | 200      | 400    |     |  |
| <sup>t</sup> PHL                  |          | 10              | 75       | 150    |     |  |
| Data to Output,                   |          | 15              | 50       | 100    |     |  |
| WRITE DISABLE                     |          | 5               | 200      | 400    |     |  |
| to Output, <sub>tPLH</sub> ,      | 2        | 10              | 80       | 160    | ns  |  |
| <sup>t</sup> PHL                  | <u> </u> | 15              | 60       | 120    |     |  |
|                                   |          | 5               | 175      | 350    |     |  |
| Reset to Output,                  | 3        | 10              | 80       | 160    |     |  |
| tphl                              |          | 15              | 65       | 130    |     |  |
| Address to Output,                |          | 5               | 225      | 450    |     |  |
| t <sub>PLH</sub>                  | 0        | 10              | 100      | 200    |     |  |
| <sup>t</sup> PHL                  |          | 15              | 75       | 150    |     |  |
| Transition Time, t <sub>THL</sub> |          | 5               | 100      | 200    |     |  |
| (Any Output) tTLH                 |          | 10              | 50       | 100    | ns  |  |
|                                   |          | 15              | 40       | 80     |     |  |
| Minimum Pulse                     |          | 5               | 100      | 200    | ns  |  |
| Width, t <sub>W</sub>             | <b>4</b> | 10              | 50       | 100    |     |  |
| Data                              |          | 15              | 40       | 80     |     |  |
|                                   |          | 5               | 200      | 400    |     |  |
| Address                           | 8        | 10              | 100      | 200    | ns  |  |
|                                   |          | 15              | 65       | 125    |     |  |
|                                   |          | 5               | 75       | 150    |     |  |
| Reset                             | <b>5</b> | 10              | 40       | 75     | ns  |  |
|                                   |          | 15              | 25       | 50     |     |  |
| Minimum Setup                     |          | 5               | 50       | 100    |     |  |
| Time, t <sub>S</sub>              | 6        | 10              | 25       | 50     | ns  |  |
| Data to WRITE DISABLE             |          | 15              | 20       | 35     | je. |  |
| Minimum Hold                      |          | 5               | 75       | 150    |     |  |
| Time, t <sub>H</sub>              | ①        | 10              | 40       | 75     | ns  |  |
| Data to WRITE DISABLE             |          | 15              | 25       | 50     |     |  |
| Input Capacitance, CIN            | Any Int  | out             | 5        | 7.5    | ρF  |  |



Fig. 11— Quiescent device current test circuit.



Fig. 12-Input voltage test circuit.



Fig. 13- Input current test circuit,

9205-27402



Fig. 14- 1 of 16 decoder/demultiplexer,



Fig 16— Multiple selection decoding — 4 x 4 crosspoint switch.





.com 26-Sep-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CD4724BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-NC-NC-NC               |
| CD4724BEE4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-NC-NC-NC               |
| CD4724BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | Call TI          | Level-NC-NC-NC               |
| CD4724BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4724BNSRE4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4724BPW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4724BPWE4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4724BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4724BPWRE4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated