

Data sheet acquired from Harris Semiconductor SCHS103C – Revised July 2003

# CD40160B, CD40161B, CD40162B, CD40163B Types

# CMOS Synchronous Programmable 4-Bit Counters

High-Voltage Types (20-Volt Rating)

 $\label{eq:cde} \textbf{CD40160B} - \textbf{Decade with Asynchronous}$ 

Clear

CD40161B — Binary with Asynchronous

Clear

CD40162B — Decade with Synchronous Clear

CD40163B — Binary with Synchronous Clear

■ CD40160B, CD40161B, CD40162B, and CD40163B are 4-bit synchronous programmable counters. The CLEAR function of the CD40162B and CD40163B is synchronous and a low level at the CLEAR input sets all four outputs low on the next positive CLOCK edge. The CLEAR function of the CD40160B and CD40161B is asynchronous and a low level at the CLEAR input sets all four outputs low regardless of the state of the CLOCK, LOAD, or ENABLE inputs. A low level at the LOAD input disables the counter and causes the output to agree with the setup data after the next CLOCK pulse regardless of the conditions of the ENABLE inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a carry output (COUT). Counting is enabled when both PE and TE inputs are high. The TE input is fed forward to enable COUT. This enabled output produces a positive output pulse with a

#### Features:

- Internal look-ahead for fast counting
- Carry output for cascading
- Synchronously programmable
- Clear asynchronous input (CD40160B, CD40161B)
- Clear synchronous input (CD40162B, CD40163B)
- Synchronous load control input
- Low-power TTL compatibility
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range;
   100 nA at 18 V and 25°C
- Noise margin (over full package-temperaature range): 1 V at V<sub>DD</sub> = 5 V
   2 V at V<sub>DD</sub> = 10 V
   2.5 V at V<sub>DD</sub> = 15 V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

duration approximately equal to the positive portion of the Q1 output. This positive overflow carry pulse can be used to enable successive cascaded stages. Logic transitions at the PE or TE inputs may occur when the clock is either high or low.

The CD40160B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix). The CD40161B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

The CD40160B through CD40163B types are functionally equivalent to and pin-compatible with the TTL counter series 74LS160 through 74LS163 respectively.



#### Applications:

- Programmable binary and decade counting
- Counter control/timers
- Frequency dividing



Fig. 1 — Typical output low (sink) current characteristics.





Fig. 2— Minimum output low (sink) current characteristics.



Fig. 3— Logic diagrams for CD40160B and CD40162B BCD decade counters.



Fig. 4— Logic diagrams for CD40161B and CD40163B binary counters.

**RECOMMENDED OPERATING CONDITIONS** at  $T_A = 25^{\circ}$ C, Except as Noted For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                | V <sub>DD</sub> | LIM               | UNITS           |     |  |
|-------------------------------------------------------------------------------|-----------------|-------------------|-----------------|-----|--|
|                                                                               | (V)             | MIN.              | MAX.            |     |  |
| Supply Voltage Range (Full T <sub>A</sub> = Full Package - Temperature Range) | _               | 3                 | 18              | v   |  |
| Setup Time: t <sub>SU</sub> Data to Clock                                     | 5<br>10<br>15   | 240<br>90<br>60   | · -             | ns  |  |
| Load to Clock                                                                 | . 5<br>10<br>15 | 240<br>90<br>60   | <del>*</del> *  | ns  |  |
| PE or TE to Clock                                                             | 5<br>10<br>15   | 340<br>140<br>100 | 1 1 1           | П\$ |  |
| Clear to Clock<br>(CD40162B, CD40163B)                                        | 5<br>10<br>15   | 340<br>140<br>100 | -               | ns  |  |
| All Hold Times, t <sub>H</sub>                                                | 5<br>10<br>15   | 0<br>0<br>0       | <del>-</del>    | ns  |  |
| Clear Removal Time, t <sub>rem</sub><br>(CD40160B, CD40161B)                  | 5<br>10<br>15   | 200<br>100<br>70  | <u>-</u>        | ns  |  |
| Clear Pulse Width, t <sub>WL</sub> (CD40160B, CD40161B)                       | 5<br>10<br>15   | 170<br>70<br>50   | <del>-</del>    | ns  |  |
| Clock Input Frequency, fCL                                                    | 5<br>10<br>15   | _<br>_<br>_       | 2<br>5.5<br>8   | MHz |  |
| Clock Pulse Width, t <sub>W</sub>                                             | 5<br>10<br>15   | 170<br>70<br>50   | _<br>_<br>_     | ns  |  |
| Clock Rise or Fall Time, t <sub>F</sub> CL or t <sub>f</sub> CL               | 5<br>10<br>15   | -                 | 200<br>70<br>15 | μs  |  |

#### **TRUTH TABLE**

| CLOCK   | CLR | LOAD | PE | TE | OPERATION                  |
|---------|-----|------|----|----|----------------------------|
| <b></b> | 1   | 0    | х  | х  | PRESET                     |
|         | 1   | 1    | 0  | х  | NC                         |
|         | 1   | 1.,  | ×  | 0  | NC                         |
|         | 1   | 1    | 1  | 1  | COUNT                      |
| х       | 0   | ×    | х  | х  | RESET (CD40160B, CD40161B) |
| <b></b> | .0  | ×    | х  | х  | RESET (CD40162B, CD40163B) |
|         | 1   | х    | х  | х  | NC (CD40162B, CD40163B)    |

1 - HIGH LEVEL

0 = LOW LEVEL

X = DON'T CARE

NC = NO CHANGE



Fig. 5— Typical output high (source) current characteristics.

DRAIN-TO-SOURCE VOLTAGE (VDS)--V

Fig. 6— Minimum output high (source) current characteristics.



Fig. 7— Typical propagation delay time as a function of load capacitance (CLOCK to Q).



Fig. 8— Typical transition time as a function of load capacitance.

| STATIC ELEC                | RIGAL          | UNAK! | -U1E                                          | nialic         | •               |       |                   |       | - · · · |          | ш   |
|----------------------------|----------------|-------|-----------------------------------------------|----------------|-----------------|-------|-------------------|-------|---------|----------|-----|
| CHARAC-<br>TERISTIC        | CON            | DITIO | DITIONS LIMITS AT INDICATED TEMPERATURES (°C) |                |                 |       |                   |       |         |          | NIT |
|                            | v <sub>o</sub> | VIN   | V <sub>DD</sub>                               |                |                 | À2.   | +25               |       |         | s        |     |
|                            | (V)            | (V)   | (V)                                           | -55            | <del>-4</del> 0 | +85   | +125              | Min.  | Тур.    | Max.     | 1   |
| Quiescent                  |                | 0,5   | 5                                             | 5              | 5               | 150   | 150               | -     | 0.04    | 5        | ,   |
| Device                     | <b>-</b> , ;   | 0,10  | 10                                            | 10             | 10              | 300   | 300               | +     | 0.04    | 10       | μΑ  |
| Current,<br>IDD Max.       |                | 0,15  | 15                                            | 20             | 20              | 600   | 600               |       | 0.04    | 20       |     |
| יטטיייטטי.                 | _ :            | 0,20  | 20                                            | 100            | 100             | 3000  | 3000              | -     | 0.08    | 100      |     |
| Output Low                 | 0.4            | 0,5   | 5                                             | 0.64           | 0.61            | 0.42  | 0.36              | 0.51  | . 1     | - :      |     |
| (Sink) Current             | 0.5            | 0,10  | 10                                            | 1.6            | 1.5             | 1,1   | 0.9               | : 1.3 | 2.6     | <u> </u> | 1   |
| OL Min.                    | 1.5            | 0,15  | 15                                            | 4.2            | 4               | 2.8   | 2.4               | 3.4   | 6.8     | _        |     |
| Output High .              | 4.6            | 0,5   | 5                                             | -0.64          | -0.61           | -0.42 | -0.36             | -0.51 | - 1     | _        | mΑ  |
| (Source) Current, IOH Min. | 2.5            | 0,5   | 5                                             | -2             | -1.8            | -1.3  | -1.15             | -1.6  | -3.2    | _        | 1   |
|                            | 9.5            | 0,10  | 10                                            | 1.6            | -1.5            | -1.1  | -0.9              | -1.3  | -2.6    | _        | ١.  |
|                            | 13.5           | 0,15  | 15                                            | -4.2           | -4              | -2.8  | -2.4              | -3.4  | -6.8    |          | 1   |
| Output Voltage:            | +              | 0,5   | 5                                             | •              | 0.              | -     | 0                 | 0.05  |         |          |     |
| Low-Level,                 | -              | 0,10  | 10                                            |                | 0.              | .05   | _                 | . 0   | 0.05    |          |     |
| V <sub>OL</sub> Max.       | -              | 0,15  | 15                                            |                | . 0.            | .05   | _                 | 0     | 0.05    | ľ        |     |
| Output .                   | _              | 0,5   | 5                                             | 4.95           |                 |       |                   | 4.95  | 5       | _        | `   |
| Voltage:<br>High-Level,    | _              | 0,10  | 10                                            | 9.95 9.95 10 - |                 |       |                   |       |         |          | 1   |
| VOH Min.                   | _              | 0,15  | 15                                            | iv.            | , 14.           | .95   |                   | 14.95 | 15      | _        |     |
| Input Low                  | 0.5,4.5        | -     | 5                                             | 5 1.5          |                 |       |                   | _     |         | 1.5      |     |
| Voltage                    | 1,9            | 1     | 10                                            | 3 3            |                 |       |                   |       |         |          | 1   |
| V <sub>I</sub> L Max.      | 1.5,13.5       | 1     | 15                                            | 4 -            |                 |       |                   |       |         | 4        | v   |
| Input High                 | 0.5,4.5        | -     | 5                                             |                |                 | 3.5   |                   | 3.5   | · _:    | _        |     |
| Voltage,                   | 1,9            | 1     | 10                                            | 7 7            |                 |       |                   |       |         | -        |     |
|                            | 1.5,13.5       | _     | 15                                            |                |                 | 11    |                   | 11    |         | -        | 1   |
| Input Current<br>IN Max.   | -              | 0,18  | 18                                            | ±0.1           | ±0.1            | -     | ±10 <sup>-5</sup> | ±0.1  | μА      |          |     |



Fig. 9— Typical power dissipation as a function of CLOCK frequency.



Fig. 10— Dynamic power dissipation test circuit.



Fig. 11 — Quiescent-device-current test circuit



Fig. 12- Input-current test circuit.



Fig. 13- Input-voltage test circuit.



DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input  $t_r$ ,  $t_f$  = 20 ns,  $C_L$  = 50 pF,  $R_L$  = 200  $k\Omega$ 

| CHARACTERISTIC                                                              | TEST<br>CONDITIONS                     |                 | UNITS            |                          |     |
|-----------------------------------------------------------------------------|----------------------------------------|-----------------|------------------|--------------------------|-----|
|                                                                             | V <sub>DD</sub> (V)                    | Min.            | Тур.             |                          |     |
| CLOCK OPERATION                                                             |                                        |                 |                  | <u> </u>                 |     |
| Propagation Delay Time, tpHL,tpLH Clock to Q                                | 5<br>10<br>15                          | -               | 200<br>80<br>60  | 400<br>160               | ns  |
| Clock to COUT                                                               | 5<br>10<br>15                          | -               | 225<br>95<br>70  | 120<br>450<br>190<br>140 | ns  |
| TE to COUT                                                                  | 5<br>10<br>15                          | -               | 125<br>55<br>40  | 250<br>110<br>80         | ns  |
| Minimum Setup Time, t <sub>SU</sub> Data to Clock                           | 5<br>10<br>15                          | -               | 120<br>45<br>30  | 240<br>90<br>60          | ns  |
| Load to Clock                                                               | 5<br>10<br>15                          | -<br>-          | 120<br>45<br>30  | 240<br>90<br>60          | ns  |
| PE to TE to Clock                                                           | 5<br>10<br>15                          | <u>-</u><br>-   | 170<br>70<br>50  | 340<br>140<br>100        | ns  |
| Minimum Hold Time, t <sub>H</sub>                                           | 5<br>10<br>15                          |                 | -                | 0<br>0<br>0              | ns  |
| Transition Time, t <sub>THL</sub> ,t <sub>TLH</sub>                         | , err = <b>5</b> chigh ver<br>10<br>15 | -<br>-          | 100<br>50<br>40  | 200<br>100<br>80         | ns  |
| Minimum Clock Pulse Width, tw                                               | 5<br>10<br>15                          | _<br>_<br>      | 85<br>35<br>25   | 170<br>70<br>50          | n\$ |
| Maximum Clock Frequency, f <sub>CL</sub>                                    | 5<br>10<br>15                          | 2<br>5.5<br>8   | 3<br>8.5<br>12   | - R. I                   | MHz |
| Maximum Clock Rise or Fall Time, †<br>t <sub>r</sub> CL, t <sub>fCL</sub>   | 5<br>10<br>15                          | 200<br>70<br>15 | -<br>-<br>-      | _<br>_<br>_              | μs  |
| CLEAR OPERATION                                                             |                                        |                 |                  |                          |     |
| Propagation Delay Time, tPHL<br>(CD40160B, CD40161B)<br>Clear to Q          | 5<br>10<br>15                          | -<br>-<br>-     | 250<br>110<br>80 | 500<br>220<br>160        | n\$ |
| Minimum Setup Time, tsu<br>(CD40162B, CD40163B)<br>Clear to Clock           | 5<br>10<br>15                          | 1               | 170<br>70<br>50  | 340<br>140<br>100        | ns  |
| Minimum Hold Time, t <sub>H</sub><br>(CD40162B, CD40163B)<br>Clear to Clock | 5<br>10<br>15                          | -               |                  | 000                      | ns  |
| Minimum Clear Removal Time, t <sub>rem</sub> (CD40160B, CD40161B)           | 5<br>10<br>15                          |                 | 100<br>50<br>35  | 200<br>100<br>70         | ns  |
| Minimum Clear Pulse Width, twL (CD40160B, CD40161B)                         | 5<br>10<br>15                          | -               | 85<br>35<br>25   | 170<br>70<br>50          | ns  |

Control of the contro

<sup>\*</sup> Except as noted.
† If more than one unit is cascaded in the parallel clocked application, t.CL should be made less than or equal to the sum of the fixed propagation delay at 50 pF and the transition time of the carry output driving stage for the estimated capacitive load.



Fig. 14— Timing diagram for CD40160B, CD40162B.



Fig. 15- Timing diagram for CD40161B, CD40163B.



Fig. 16— Detail of flip-flops of CD40160B and CD40161B (asynchronous clear).



Dimensions and pad layout for CD40160BH. Dimensions and pad layout for CD40161BH, CD40162BH, and CD40163BH are identical.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch).

92CM-29968



Fig. 17— Detail of flip-flops for CD40162B and CD40163B (synchronous clear).



Fig. 18 - Cascaded counter packages in the parallel-clocked mode.



Fig. 19 — Cascaded counter packages in the ripple-clocked mode.





26-Sep-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| CD40160BF3A      | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | Call TI          | Level-NC-NC-NC               |
| CD40161BE        | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-NC-NC-NC               |
| CD40161BEE4      | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-NC-NC-NC               |
| CD40161BF3A      | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | Call TI          | Level-NC-NC-NC               |
| CD40161BNSR      | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD40161BNSRE4    | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD40161BPW       | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD40161BPWE4     | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD40161BPWR      | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD40161BPWRE4    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### **MECHANICAL DATA**

### NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated