## FDP6670AL/FDB6670AL # N-Channel Logic Level PowerTrench<sup>O</sup> MOSFET ### **General Description** This N-Channel Logic Level MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable $R_{\text{DS(ON)}}$ specifications. The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency. It has been optimized for low gate charge, low $R_{\text{DS}(\text{ON})}$ and fast switching speed. ### **Features** - 80 A, 30 V $R_{DS(ON)} = 6.5 \text{ m}\Omega$ @ $V_{GS} = 10 \text{ V}$ $R_{DS(ON)} = 8.5 \text{ m}\Omega$ @ $V_{GS} = 4.5 \text{ V}$ - Critical DC electrical parameters specified at elevated temperature - High performance trench technology for extremely low $R_{\text{DS}(\text{ON})}$ - 175°C maximum junction temperature rating Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|--------------------------------------------------|----------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 30 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ± 20 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1) | 80 | А | | | – Pulsed | (Note 1) | 240 | | | P <sub>D</sub> | Total Power Dissipation @ T <sub>C</sub> = 25°C | | 68 | W | | | Derate above 25°C | | 0.45 | W/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -65 to +175 | °C | **FDB Series** ### **Thermal Characteristics** | R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case | 2.2 | °C/W | |------------------|-----------------------------------------|------|------| | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | 62.5 | °C/W | **Package Marking and Ordering Information** | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|-----------|-----------|------------|-----------| | FDB6670AL | FDB6670AL | 13" | 24mm | 800 units | | FDP6670AL | FDP6670AL | Tube | n/a | 45 | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------|-------------------|-------| | Drain-Sc | ource Avalanche Ratings (Note | :1) | | | | | | W <sub>DSS</sub> | Single Pulse Drain-Source<br>Avalanche Energy | $V_{DD} = 15 \text{ V}, \qquad I_{D} = 80 \text{ A}$ | | | 114 | mJ | | I <sub>AR</sub> | Maximum Drain-Source Avalanche Current | | | | 80 | Α | | Off Char | acteristics | | • | • | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250 \mu\text{A}$ | 30 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | 24 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 24 \text{ V}, \qquad V_{GS} = 0 \text{ V}$ | | | 1 | μΑ | | $I_{GSS}$ | Gate-Body Leakage | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ± 100 | nA | | On Char | acteristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$ | 1 | 1.9 | 3 | V | | $\Delta V_{GS(th)} \over \Delta T_J$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | <b>-</b> 5 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source On–<br>Resistance | $V_{GS} = 10 \text{ V}, I_D = 40 \text{ A}$ $V_{GS} = 4.5 \text{ V}, I_D = 37 \text{ A}$ $V_{GS} = 10 \text{ V}, I_D = 40 \text{ A}, T_J = 125^{\circ}\text{C}$ | | 5.2<br>6.5<br>7.2 | 6.5<br>8.5<br>9.7 | mΩ | | I <sub>D(on)</sub> | On-State Drain Current | $V_{GS} = 10 \text{ V}, \qquad V_{DS} = 10 \text{ V}$ | 80 | | | Α | | <b>g</b> <sub>FS</sub> | Forward Transconductance | $V_{DS} = 10V$ , $I_{D} = 40 \text{ A}$ | | 115 | | S | | Dvnamio | Characteristics | 1 | · | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V},$ | | 2440 | | pF | | Coss | Output Capacitance | f = 1.0 MHz | | 580 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 250 | | pF | | R <sub>G</sub> | Gate Resistance | V <sub>GS</sub> = 15 mV, f = 1.0 MHz | | 1.4 | | Ω | | Switchin | ng Characteristics (Note 2) | | <u> </u> | 1 | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = 10V$ , $I_{D} = 1 A$ , | | 13 | 23 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$ | | 13 | 23 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 42 | 68 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 15 | 27 | ns | | $Q_g$ | Total Gate Charge | $V_{DS} = 15 \text{ V}, \qquad I_{D} = 40 \text{ A},$ | | 24 | 33 | nC | | Q <sub>gs</sub> | Gate-Source Charge | V <sub>GS</sub> = 5 V | | 7 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | 9 | | nC | | Drain-S | ource Diode Characteristics | and Maximum Ratings | | | | | | Is | Maximum Continuous Drain–Source | <u> </u> | | | 80 | Α | | V <sub>SD</sub> | Drain-Source Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V}, I_{S} = 40 \text{ A}$ (Note 1) | | 0.9 | 1.3 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | I <sub>F</sub> = 40 A, | | 34 | | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | $d_{iF}/d_t = 100 \text{ A}/\mu\text{s}$ | | 24 | | nC | #### Notes <sup>1.</sup> Pulse Test: Pulse Width < $300\mu s$ , Duty Cycle < 2.0% ## **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. ### **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ΑŒ | CEx™ | FACT™ | ImpliedDisconnect™ | PACMAN™ | SPM™ | |-------|--------------------|--------------------------------|--------------------|---------------------|------------------------| | Αc | ctiveArray™ | FACT Quiet Series™ | ISOPLANAR™ | POP™ | Stealth™ | | В | ottomless™ | FAST® | LittleFET™ | Power247™ | SuperSOT™-3 | | Co | oolFET™ | FASTr™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | CI | ROSSVOLT™ | FRFET™ | MicroPak™ | QFET® | SuperSOT™-8 | | D | OME™ | GlobalOptoisolator™ | MICROWIRE™ | QS™ | SyncFET™ | | E | coSPARK™ | GTO™ . | MSX™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | $E^2$ | <sup>2</sup> CMOS™ | HiSeC™ | MSXPro™ | Quiet Series™ | TruTranslation™ | | Er | nSigna™ | I <sup>2</sup> C <sup>TM</sup> | $OCX^{TM}$ | RapidConfigure™ | UHC™ | | A | cross the board. | Around the world.™ | OCXPro™ | RapidConnect™ | UltraFET <sup>®</sup> | | Th | ne Power Franch | nise™ | OPTOLOGIC® | SILENT SWITCHER® | VCX™ | | Pı | rogrammable Ac | tive Droop™ | OPTOPLANAR™ | SMART START™ | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | | | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | | |